Part Number Hot Search : 
6SXB33M CMOZ11V 2SD882 NTE5612 PM5349 FM305 SA120 2N2007
Product Description
Full Text Search
 

To Download FAN6756AMRMY Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  january 2013 ? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 fan6756? mwsaver? pwm controller fan6756? mwsaver? pwm controller features ? single-ended topologies, such as flyback and forward converters ? mwsaver? technology - achieves low no-load power consumption: < 30 mw at 230 v ac (emi filter loss included) - eliminates x capacitor discharge resistor loss with ax-cap ? technology - linearly decreases switching frequency to 23 khz - burst mode operation at light-load condition - impedance modulation in ?deep? burst mode - low operating current (450 a) in deep burst mode - 500 v high-voltage jfet startup circuit to eliminate startup resistor loss ? highly integrated with rich features - proprietary frequency hopping to reduce emi - high-voltage sampling to detect input voltage - peak-current-mode control with slope compensation - cycle-by-cycle current limiting with line compensation - leading edge blanking (leb) - built-in 7 ms soft-start ? advanced protections - brown-in / brownout recovery - internal overload / open-loop protection (olp) - v dd under-voltage lockout (uvlo) - v dd over-voltage protection (v dd ovp) - over-temperature protection (otp) - current-sense short-circuit protection (sscp) description the fan6756 is a next-generation green mode pwm controller with innovative mwsaver? technology, which dramatically reduces standby and no-load power consumption, enabling compliance with worldwide standby mode efficiency guidelines. an innovative ax-cap ? method minimizes losses in the emi filter stage by elimin ating the x-cap discharge resistors while meeting iec61010-1 safety requirements. ?deep? burst mode clamps feedback voltage and modulates feedback impedance with an impedance modulator during burst mode operation, which forces the system to operate in a deep burst mode with minimum switching losses. protections ensure safe oper ation of the power system in various abnormal conditions. a proprietary frequency- hopping function decreases emi emission and built-in synchronized slope compensation allows more stable peak-current-mode control ov er a wide range of input voltage and load conditions. the proprietary internal line compensation ensures const ant output power limit over the entire universal line voltage range. requiring a minimum number of external components, fan6756 provides a basic platform that is well suited for cost-effective flyback converter designs that require extremely low standby power consumption. applications flyback power supplies that demand extremely low standby power consumption, such as: ? adapters for notebooks, printers, game consoles, etc. ? open-frame smps for lcd tv, lcd monitors, printer power, etc. related resources ? evaluation board: febfan6756mr_t03u065a ordering information part number protections (1) operating temperature range package packing method olp ovp otp sscp fan6756mrmy a/r l l a/r -40 to +105c 8-pin, small outline package (sop) tape & reel fan6756mlmy l l l a/r note: 1. a/r = auto recovery mode pr otection, l = latch mode protection.
? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 2 fan6756? mwsaver? pwm controller application diagram figure 1. typical application internal block diagram figure 2. functional block diagram
? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 3 fan6756? mwsaver? pwm controller z - plant code x - 1-digit year code y - 1-digit week code tt - 2-digit die run code t - package type (m=sop) p - y: green package m - manufacture flow code marking information figure 3. top mark pin configuration figure 4. pin configuration (top view) pin definitions pin # name description 1 gnd ground. placing a 0.1 f decoupling ca pacitor between vdd and gnd is recommended. 2 fb feedback. the output voltage feedback information fr om the external compensation circuit is fed into this pin. the pwm duty cycle is determined by comparing the fb signal with the current- sense signal from the sense pin. 3 nc no connection 4 hv high-voltage startup. the hv pin is typically c onnected to the ac line input through two external diodes and one resistor (r hv ). this pin is used, not only to charge the v dd capacitor during startup, but also to sense t he line voltage. the line voltage information is used for brownout protection and power-limit line compensation. this pin also is used to intelligently discharge the emi filter capacitor when removal of the ac line voltage is detected. 5 rt over-temperature protection. an external ntc the rmistor is connected from this pin to gnd. once the voltage of the rt pin drops below the threshold voltage, the controller latches off the pwm. the rt pin also provides external latch protection. if the rt pin is not connected to the ntc resistor for over-temperature protec tion, it is recommended to place a 100 k ? resistor to ground to prevent noise interference. 6 sense current sense. the sensed voltage is used for peak-current-mode control, short-circuit protection, and cycle-by-cycle current limiting. 7 vdd power supply of ic. typically a hold-up capacitor connects from this pin to ground. a rectifier diode, in series with the transformer auxiliary winding, connects to this pin to supply bias during normal operation. 8 gate gate drive output. the totem-pole output driver for the power mosfet; internally limited to v gate-clamp . sop-8 gnd sense vdd rt gate hv nc fb 18 7 6 5 4 2 3 zxytt 6756mr tpm zxytt 6756ml tpm
? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 4 fan6756? mwsaver? pwm controller absolute maximum ratings stresses exceeding the absolute maximum ratings may dam age the device. the device may not function or be operable above the recommended operating conditions and stressi ng the parts to these levels is not recommended. in addition, extended exposure to stresses above the recomm ended operating conditions may affect device reliability. the absolute maximum ratings are stress ratings only. symbol parameter min. max. unit v vdd dc supply voltage (2,3) 30 v v fb fb pin input voltage -0.3 7.0 v v sense sense pin input voltage -0.3 7.0 v v rt rt pin input voltage -0.3 7.0 v v hv hv pin input voltage 500 v p d power dissipation (t a 50c) 400 mw ? ja thermal resistance (junction-to-air) 150 ? c/w t j operating junction temperature -40 +125 ? c t stg storage temperature range -55 +150 ? c t l lead temperature (wave soldering or ir, 10 seconds) +260 ? c esd human body model, jedec:jesd22-a114 all pins except hv pin (4) 6000 v charged device model, jedec:jesd22-c101 all pins except hv pin (4) 2000 notes : 2. all voltage values, except differential voltages, ar e given with respect to the network ground terminal. 3. stresses beyond those listed under absolute maximu m ratings may cause permanent damage to the device. 4. esd level on hv pin is cdm=1250 v and hbm=500 v. recommended operating conditions the recommended operating conditions table defines the conditions for actual device operation. recommended operating conditions are specified to ensure optimal performance to the dat asheet specifications. we does not recommend exceeding them or designing to absolute maximum ratings. symbol parameter min. typ. max. unit r hv resistance on hv pin 150 200 250 k ?
? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 5 fan6756? mwsaver? pwm controller electrical characteristics v dd =15 v and t j =t a =25c unless otherwise noted. symbol parameter condition min. typ. max. unit v dd section v dd-on threshold voltage to startup v dd rising 16 17 18 v v uvlo threshold voltage to stop switching in normal mode v dd falling 5.5 6.5 7.5 v v restart threshold voltage to enable hv startup to charge v dd in normal mode v dd falling 4.7 v v dd-off threshold voltage to stop operating in protection mode v dd falling 10 11 12 v v dd-olp threshold voltage to enable hv startup to charge v dd in protection mode v dd falling 6 7 8 v v dd-lh threshold voltage to release latch mode v dd falling 3.5 4.0 4.5 v v dd-ac threshold voltage of vdd pin for enabling brown-in v uvlo +2.5 v uvlo +3 v uvlo +3.5 v i dd-st startup current v dd =v dd-on ? 0.16 v 30 a i dd-op1 supply current in pwm operation v dd =15 v, v fb = 3 v, gate open 1.8 ma i dd-op2 supply current when pwm stops v dd =15 v, v fb <1.4 v, deep burst mode, gate off 450 a i dd-olp internal sink current, v dd-olp ? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 6 fan6756? mwsaver? pwm controller electrical characteristics (continued) v dd =15 v and t j =t a =25 ? c unless otherwise noted. symbol parameter condition min. typ. max. unit hv section i hv maximum supply current, hv pin v ac =90 v(v dc =120 v), v dd =0 v 1.50 3.25 5.00 ma v ac-off threshold voltage for brownout dc source series r=200 k ? to hv pin 90 100 110 v v ac-on threshold voltage for brown-in dc source series r=200 k ? to hv pin 100 110 120 v v ac v ac-on ? v ac-off dc source series r=200 k ? to hv pin 8 12 16 v t d-ac-off debounce time for brownout 40 65 90 ms t s-work work period of hv-sampling circuit in deep burst mode deep burst mode, v fb v fb-n center frequency 62 65 68 khz hopping range 3.55 4.25 4.95 t hop hopping period (6) v fb >v fb-g 5.12 6.40 7.68 ms f osc-g switching frequency when v fb ? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 7 fan6756? mwsaver? pwm controller electrical characteristics (continued) v dd =15 v and t j =t a =25 ? c unless otherwise noted. symbol parameter condition min. typ. max. unit feedback input section a v feedback voltage to current- sense attenuation 1/4.5 1/4.0 1/3.5 v/v z fb regular fb internal pull-high impedance 8.5 k ? v fb-open fb internal biased voltage fb pin open 5.2 5.4 5.6 v v fb-olp threshold voltage for olp 4.3 4.6 4.9 v t d-olp delay for olp 45.0 57.5 70.0 ms v fb-n threshold voltage for maximum switching frequency 2.6 2.8 3.0 v v fb-g threshold voltage for minimum switching frequency 2.1 2.3 2.5 v v fb-zdcr fb threshold voltage for zero- duty recovery 1.9 2.1 2.3 v v fb-zdc fb threshold voltage for zero- duty 1.8 2.0 2.2 v v fb-zdcr- dbm fb threshold voltage for zero- duty recovery in deep burst mode v dd =v uvlo +0.3 v 2.5 2.7 2.9 v v fb-zdc- dbm fb threshold voltage for zero- duty in deep-burst mode 2.35 2.55 2.75 v t dbm condition of triggering deep burst mode v fb v dd-zfbr and gate off 0.9 v current-sense section t pd propagation delay to output 100 250 ns t leb leading edge blanking time 200 265 330 ns v limit-l current limit at low line (v ac-rms =86 v) v dc =122 v, series r=200 k ? to hv 0.43 0.46 0.49 v v limit-h current limit at high line (v ac-rms =259 v) v dc =366 v, series r=200 k ? to hv 0.36 0.39 0.42 v v sscp-l threshold voltage for sscp at low line (v ac-rms =86 v) v dc =122 v, series r=200 k ? to hv 30 50 70 mv v sscp-h threshold voltage for sscp at high line (v ac-rms =259 v) v dc =366 v, series r=200 k ? to hv 80 100 120 mv t on-sscp minimum on-time of gate to trigger sscp v sense ? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 8 fan6756? mwsaver? pwm controller electrical characteristics (continued) v dd =15v and t j =t a =25 ? c unless otherwise noted. symbol parameter condition min. typ. max. unit gate section dcy max maximum duty cycle 75.0 82.5 90.0 % v gate-l gate low voltage v dd =15 v, i o =5 ma 1.5 v v gate-h gate high voltage v dd =1 v, i o =5 ma 8 v t r gate rising time v dd =1 v, c l = nf 110 ns t f gate falling time v dd =15 v, c l =1 nf 40 ns v gate- clamp gate output clamping voltage v dd =22 v 11.0 14.5 18.0 v n skip continuously gate switching number for leaving deep-burst mode (6) 112 pulses rt section i rt output current of rt pin 100 a v rtth1 threshold voltage for over-temperature protection v rtth2 < v rt ? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 9 fan6756? mwsaver? pwm controller typical performance characteristics figure 5. startup current (i dd-st ) vs. temperature figure 6. operation supply current (i dd-op1 ) vs. temperature figure 7. start threshold voltage (v dd-on ) vs. temperature figure 8. minimum operating voltage (v uvlo ) vs. temperature figure 9. off-state internal sink current under protection mode (i dd-olp ) vs. temperature figure 10. minimum operating voltage under protection mode (v dd-off ) vs. temperature figure 11. threshold v oltage to enable hv startup in protection mode (v dd-olp )vs. temperature figure 12. threshold voltage to release latch mode (v dd-lh ) vs. temperature
? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 10 fan6756? mwsaver? pwm controller typical performance characteristics (continued) figure 13. v dd over-voltage protection (v dd-ovp ) vs. temperature figure 14. frequency in normal mode (f osc ) vs. temperature 20 25 30 35 40 45 50 55 60 65 70 2.1 2.3 2.5 2.7 2.9 3.1 3.3 figure 15. pwm switching frequency vs. feedback voltage (v fb ) figure 16. maximum duty cycle (dcy max ) vs. temperature 0.36 0.38 0.4 0.42 0.44 0.46 0.48 0.5 0.52 0.54 0.56 100 150 200 250 300 350 400 r hv = 200k ? figure 17. current limit (v limit ) vs. hv voltage (v hv ) figure 18. fb-pin internal bias voltage (v fb-open ) vs. temperature figure 19. open-loop protection triggering level (v fb-olp ) vs. temperature figure 20. delay time of open-loop protection (t d-olp ) vs. temperature
? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 11 fan6756? mwsaver? pwm controller typical performance characteristics (continued) figure 21. brown-in (v ac-on ) vs. temperature figure 22. brownout (v ac-off ) vs. temperature figure 23. inherent current limit of hv-pin (i hv ) vs. temperature figure 24. output current from rt pin (i rt ) vs. temperature figure 25. over-temperature protection threshold voltage (v rtth1 ) vs. temperature figure 26. over-temperature protection threshold voltage (v rtth2 ) vs. temperature
? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 12 fan6756? mwsaver? pwm controller functional description current mode control fan6756 employs peak-current mode control, as shown in figure 27. an opto-coupler (such as the h11a817a) and a shunt regulator (such as the ka431) are typically used to implement the feedback network. comparing the feedback voltage with the voltage across the r sense resistor makes it possible to control the switching duty cycle. the built-in slope compensation stabilizes the current loop and prevents sub-harmonic oscillation. figure 27. current-mode control circuit diagram leading-edge blanking (leb) each time the power mosfet is switched on, a turn-on spike occurs on the sense resistor. to avoid premature termination of the switching pulse, a leading-edge blanking time, t leb , is introduced. during this blanking period, the current-limit co mparator is disabled and cannot switch off the gate driver. mwsaver? technology green-mode fan6756 modulates the pwm frequency as a function of the fb voltage to improve the medium- and light-load efficiency, as shown in figure 28. since the output power is proportional to the fb voltage in current-mode control, the switching fr equency decreases as load decreases. in heavy-load conditions, the switching frequency is fixed at 65 khz. once v fb decreases below v fb-n (2.8 v), the pwm frequency starts linearly decreasing from 65 khz to 23 khz to reduce switching losses. as v fb drops to v fb-g (2.3 v), where switching frequency is decreased to 23 khz, the switching frequency is fixed to avoid acoustic noise. when v fb falls below v fb-zdc (2.0 v) as load decreases further, the fan6756 enters burst mode, where pwm switching is disabled. then t he output voltage starts to drop, causing the feedback voltage to rise. once v fb rises above v fb-zdcr (2.1 v), switching resumes. burst mode alternately enables and disables switching, thereby reducing switching loss for lower power consumption, as shown in figure 29. f osc f osc-g v fb-zdc1 v fb-zdcr1 v fb-g v fb-n v fb f s figure 28. v fb vs. pwm frequency figure 29. burst switching in green mode deep burst mode & feedback impedance switching deep burst mode is defined as a special operational mode to minimize power consumption at extremely light- load or no-load condition wh ere, not only the switching loss, but also power consumption of the fan6756 itself, are reduced further than in green mode. deep burst mode is initiated when the non-switching state of burst switching in green mode persists longer than t dbm (7.5 ms) for three consecutive burst switchings (as shown in figure 30). to prevent entering deep burst mode during dynamic load change, there is t d-dbm (>600 ms) delay. if there are more than 112 consecutive switching pulses during the t d-dbm delay, the fan6756 does not go into deep burst mode. once the fan6756 enters deep burst mode, the feedback impedance, z fb , is modulated by the impedance modulator, as shown in figure 31. when v fb is under a threshold level, the impedance modulator clamps v fb and disables switching. when v dd drops to v dd-zfbr (7 v, which is 0.5 v higher than v uvlo ), the impedance modulator controls z fb , allowing v fb to rise and resume switching operation. as shown in figure 32, by clamping v fb to disable switching while modulating z fb to enable switching, the system is forced into a ?deep? burst mode to reduce switching loss. deep burst mode maintains v dd as low as possible so power consumption can be minimized. when the fan6756 enters deep burst mode, several blocks are disabled and the operation cu rrent is reduced from i dd-op1 (1.8 ma) to i dd-op2 (450 a).
? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 13 fan6756? mwsaver? pwm controller the feedback voltage thresholds where fan6756 enters and exits burst mode change from v fb-zdc (2.0 v) and v fb-zdcr (2.1 v) to v fb-zdc-dbm (2.55 v) and v fb-zdcr- dbm (2.7 v) in deep burst mode. this reduces the switching loss more by increasing the energy delivered to the load per switching o peration, which eventually reduces the total switching for a given load condition. the fan6756 exits deep burst mode after more than 112 consecutive switching pulses in deep burst mode. once the fan6756 exits deep burst mode, the feedback impedance is modulated to 8.5 k ? to keep the original loop response. the fan6756 also exits deep burst mode when the opto-coupler transistor current is virtually zero and v fb rises above v fb-recover (0.9 v) while switching is suspended. figure 30. entering deep burst mode c fb v fb + - 5.4v z fb pwm comparator 2 fb sensed current signal impedance modulator fan6756 v dd 3r 1r figure 31. feedback impedance modulation figure 32. operation in deep burst mode high-voltage startup and line sensing the hv pin is typically connected to the ac line input through two external diodes and one resistor (r hv ), as shown in figure 33. when the ac line voltage is applied, the v dd hold-up capacitor is charged by the line voltage through the diodes and resistor. after v dd voltage reaches the turn-on threshold voltage (v dd-on ), the startup circuit charging the v dd capacitor is switched off and v dd is supplied by the auxiliary winding of the transformer. once the fan6756 starts, it continues operating until v dd drops below 6.5 v (v uvlo ). ic startup time with a given ac line input voltage is given as: 22 ln 22 ac in startup hv dd a cin ddon v trc vv ? ? ? ?? ? ??? ?? (1) figure 33. startup circuit the hv pin detects the ac line voltage using a switched voltage divider that consists of external resistor (r hv ) and internal resistor (r ls ), as shown in figure 33. the internal line-sensing circuit detects line voltage using a sampling circuit and peak-detection circuit. since the voltage divider causes powe r consumption when it is switched on, the switching is driven by a signal with a very narrow pulse width to minimize power loss. the sampling frequency is adaptively changed according to the load condition to minimize power consumption in light-load condition. based on the detected line voltage, brown-in and brownout thresholds are determined as: 2 200k (rms) on ac v hv r in - brown v ? ? ? (2) 2 200k (rms) off ac v hv r brownout v ? ? ? (3) since the internal resistor (r ls =1.6 k ? ) of the voltage divider is much smaller than r hv , the thresholds are given as a function of r hv . note: 8. v dd must be larger than v dd-ac to start, even though the sensed line voltage satisfies equation (2), as shown in figure 34.
? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 14 fan6756? mwsaver? pwm controller figure 34. timing diagram for brown-in function ax-cap ? discharge the emi filter in the fr ont end of the switched-mode power supply (smps) typically includes a capacitor across the ac line connector (c x ). most of the safety regulations, such as ul 1950 and iec61010-1, require that the capacitor be discharged to a safe level within a given time when the ac plug is abruptly removed from its receptacle. typically, di scharge resistors across the capacitor are used to make sure that capacitor is discharged naturally, which introduces power loss as long as it is connected to the receptacle. fairchild?s innovative ax-cap ? technology intelligently discharges the filter capac itor only when the power supply is unplugged from the power outlet. since the discharging circuit is disabled in normal operation, the power loss in the emi filter can be virtually removed. the discharge of the capacit or is achieved through the hv pin. once ac outlet detac hing is detected, the hv pin behaves as a resistor to ground, so the charges on the capacitor can be discharged through the r hv in series with the internal resistor of the hv pin. since the hv-pin internal resistor is much smaller than r hv , the time constant of discharging process is almost r hv ?c x . high / low line compensation for constant power limit fan6756 has pulse-by-pulse current limit as shown in figure 35, which limits the maximum input power with a given input voltage. if the out put consumes beyond this maximum power, the output voltage drops, triggering the overload protection. as shown in figure 35, based on the line voltage, v line pk ; the high/low line compensation block adjusts the current limit level, v limit , defined as: 3 22 pk limit h limit l ls limit l limit h limit line hv vvr vv vv r ? ??? ? ?? ???? (4) to maintain the constant output power limit regardless of line voltage, the cycle-by -cycle current limit level, v limit , decreases as line voltage increases. the current limit level is proportional to the r hv resistor value and power limit can be tuned using the r hv resistor. figure 36 shows how the pulse-by-pulse current limit changes with the line voltage for different r hv resistors. figure 35. pulse-by-pulse current limit circuit 0.3 0.32 0.34 0.36 0.38 0.4 0.42 0.44 0.46 0.48 0.5 100 150 200 250 300 350 400 figure 36. current limit vs. line voltage soft-start an internal soft-start circuit progressively increases the pulse-by-pulse current-limit level of mosfet for 7 ms during startup to establish t he correct working conditions for transformers and capacitors.
? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 15 fan6756? mwsaver? pwm controller protections fan6756 provides full protection functions, including overload / open-loop protection (olp), v dd over- voltage protection (ovp), ov er-temperature protection (otp), and current-sense short-circuit protection (sscp). sscp is implemented as auto-restart mode, while ovp and otp are implemented as latch mode protections. olp is auto-restart mode for fan6756mrmy and latch mode for fan6756mlmy. when an auto-restart mode protection is triggered, switching is terminated and the mosfet remains off, causing v dd to drop. when v dd drops to the v dd-off (11 v), the protection is reset. when v dd drops further to v dd-olp (7 v), the internal startup circuit is enabled and the supply current drawn from hv pin charges the hold- up capacitor. when v dd reaches the turn-on voltage of 17 v, normal operation resumes. in this manner, auto restart alternately enables and disables the mosfet switching until the abnormal condition is eliminated. when a latch mode protection is triggered, pwm switching is terminated an d the mosfet remains off, causing v dd to drop. when v dd drops to the v dd-olp (7 v), the internal startup circuit is enabled without resetting the protection and the supply current drawn from hv pin charges the hold-up capacitor. since the protection is not reset, the ic does not resume pwm switching even when v dd reaches the turn-on voltage of 17 v, disabling hv startup circuit. then v dd drops again down to 7 v. in this manner , the latch mode protection alternately charges and discharges v dd until there is no more energy delivered into hv pin. the protection is reset when v dd drops to 4 v, which is allowed only after power supply is unplugged from the ac line. v dd over-voltage protection (ovp) v dd over-voltage protection prevents ic damage from voltage exceeding the ic voltage rating. when the v dd voltage exceeds 24.5 v, the pr otection is triggered. this protection is typically caused by an open circuit in the secondary-side feedback network. over-temperature protection (otp) and external latch triggering the rt pin provides adjustable over-temperature protection (otp) and external latch triggering function. for otp, an ntc thermistor, r ntc , usually in series with a resistor r a , is connected between the rt pin and ground. the internal current source, i rt (100 a), introduces voltage on rt as: ) ( a ntc rt rt r r i v ? ? ? (5) at high ambient temperature, r ntc decreases, reducing v rt . when v rt is lower than v rtth1 (1.035 v) for longer than t d-otp1 (14.5 ms), the protecti on is triggered and the fan6756 enters latch mode protection. the otp can be trigged by pulling down the rt pin voltage using an opto-coupler or transistor. once v rt is less than v rtth2 (0.7 v) for longer than t d-otp2 (185 s), the protection is triggered and the fan6756 enters latch mode protection. when otp is not used, place a 100 k ? resistor between this pin and ground to prevent noise interference. open-loop / overload protection (olp) because of the pulse-by-puls e current-limit capability, the maximum peak current is limited and, therefore, the maximum input power is also limited. if the output consumes more than this limited maximum power, the output voltage (v o ) drops below the set voltage. then the currents through the opto-coupler and transistor become virtually zero and v fb is pulled high. once v fb is higher than v fb-olp (4.6 v) for longer than t d-olp (57.5 ms), olp is triggered. olp is also triggered when the feedback loop is open by soldering defect. sense short-circuit protection (sscp) the fan6756 provides safety protection for limited power source (lps) test. when the current-sense resistor is short circuited by a soldering defect during production, current-sensing information is not properly obtained, resulting in unstable power supply operation. to protect the power supply against a short circuit across the current-sense resistor, fan6756 shuts down when current sense voltage is very low; even with a relatively large duty cycle. as shown in figure 37, the current- sense voltage is sampled t on-sscp (4.55 s) after the gate turn-on. if the sampled voltage (v s-cs ) is lower than v sscp for 11 consecutive switching cycles (170 s), the fan6756 shuts down immediately. v sscp varies linearly with line voltage. at 122 v dc input, it is typically 50 mv (v sscp-l ); at 366 v dc, it is typically 100 mv (v sscp-h ). figure 37. timing diagram of sscp two-level under-voltage lockout (uvlo) as shown in figure 38, as long as protection is not triggered, the turn-off threshold of v dd is fixed internally at v uvlo (6.5 v). when a protection is triggered, the v dd level to terminate pwm gate switching is changed to v dd-off (11 v), as shown in figure 39. when v dd drops below v dd-off , the switching is terminated and the operating current from v dd is reduced to i dd-olp to slow down the discharge of v dd until v dd reaches v dd-olp . this delays re-startup after shutdown by protection to minimize the input power and voltage / current stress of switching devices during a fault condition. figure 38. v dd uvlo at normal mode
? 2011 fairchild semiconductor corporation www.fairchildsemi.com fan6756 ? rev. 2.0.0 16 fan6756? mwsaver? pwm controller v dd-on t v dd-olp v dd-off v dd gate 17v 11v 7v figure 39. v dd uvlo at protection mode gate output / soft driving the bicmos output stage has a fast totem-pole gate driver. the output driver is clamped by an internal 14.5 v zener diode to protect the power mosfet gate from over voltage. a soft driving is implemented to minimize electromagnetic interference (emi) by reducing the switching noise. typical application circuit application pwm controller input voltage range output 65 w notebook adapter fan6756mrmy 85 v ac ~ 265 v ac 19 v, 3.42 a figure 40. schematic of typical application circuit
? 2011 fairchild semiconductor corporation fan6756 ? rev. 2.0.0 17 fan6756? mwsaver? pwm controller transformer schematic diagram ? core: ferrite core rm-10 ? bobbin: rm-10 figure 41. transformer specification winding specification pin (start --> finish) wire turns winding method remark n1 4 5 0.5 1 19 solenoid winding enameled copper wire insulation: polyester tape, t = 0.025 mm, 1-layer shielding: adhesive tape of copper foil, t = 0.025 7 mm, 1.2-layer open loop, connected to pin 4. insulation: polyester tape t = 0.025 mm, 3-layer n2 s f 0.9 1 8 solenoid winding triple insulated wire insulation: polyester tape, t = 0.025 mm, 3-layer n3 9 7 0.4 1 7 solenoid winding enameled copper wire insulation: polyester tape, t = 0.025 mm, 1-layer shielding: adhesive tape of copper foil, t = 0.025 7mm, 1.2-layer open loop, connected to pin 4. insulation: polyester tape t = 0.025 mm, 3-layer n4 5 6 0.5 1 19 solenoid winding enameled copper wire insulation: polyester tape t = 0.025 mm, 3-layer electrical characteristics pin specification remark primary-side inductance 4 6 510 ? h 5% 1 khz, 1 v primary-side effective leakage inductance 4 6 20 ? h maximum short all other pins typical performance power consumption input voltage output power actual output power input power specification 230 v ac no load 0 w 0.024 w input power < 0.03 w 0.25 w 0.232 w 0.339 w i nput power < 0.5 w 0.5 w 0.495 w 0.643 w input power < 1 w efficiency output power 16.25 w 32.5 w 48.75 w 65 w average 115 v, 60 hz 88.48% 88.58% 87.45 % 86.22% 87.68% 230 v, 60 hz 88.00% 87.89% 87.92 % 87.47% 87.82%
? 2011 fairchild semiconductor corporation fan6756 ? rev. 2.0.0 18 fan6756? mwsaver? pwm controller physical dimensions 8 0 see detail a notes: unless otherwise specified a) this package conforms to jedec ms-012, variation aa, issue c, b) all dimensions are in millimeters. c) dimensions do not include mold flash or burrs. d) landpattern standard: soic127p600x175-8m. e) drawing filename: m08arev13 land pattern recommendation seating plane 0.10 c c gage plane x 45 detail a scale: 2:1 pin one indicator 4 8 1 c m ba 0.25 b 5 a 5.60 0.65 1.75 1.27 6.20 5.80 3.81 4.00 3.80 5.00 4.80 (0.33) 1.27 0.51 0.33 0.25 0.10 1.75 max 0.25 0.19 0.36 0.50 0.25 r0.10 r0.10 0.90 0.406 (1.04) option a - bevel edge option b - no bevel edge figure 42. 8-pin sop-8 package package drawings are provided as a service to customers c onsidering our components. drawings may change in any manner without notice. please note the revision and/or date on the drawi ng and contact our representative to verify or obtain the most recent revision. package specifications do not expand the terms of our worldwide terms and conditions, s pecifically the warranty there in, which covers our products. always visit fairchild semiconductor?s online packa ging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ .
? 2011 fairchild semiconductor corporation fan6756 ? rev. 2.0.0 19 fan6756? mwsaver? pwm controller
mouser electronics authorized distributor click to view pricing, inventory, delivery & lifecycle information: fairchild semiconductor: ? fan6756mlmy? fan6756mrmy? FAN6756AMRMY? fan6756amlmy


▲Up To Search▲   

 
Price & Availability of FAN6756AMRMY

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X